Find Jobs
Hire Freelancers

LOGICAL EFFORT: IMPLEMENTATION OF LOGICAL EFFORT TECHNIQUE IN CMOS CIRCUITS

$30-250 USD

Ditutup
Dibuat sekitar 10 tahun yang lalu

$30-250 USD

Dibayar ketika dikirim
Designing a circuit to achieve the greatest speed or to meet a delay constraint presents a bewildering array of choices. The method of logical effort is an easy way to estimate delay in a cmos circuit. We can select the fastest candidate by comparing delay estimates of different logic structures. The method also specifies the proper number of logic stages on a path and the best transistor sizes for the logic gates. The purpose is the implementation of logical effort technique in CMOS logic gates and further in circuits like basic conventional adder, array multiplier, decoder and multiplexer. So if its transistors sizing changed or adjusted such that its delay reduce then as a result of this bigger circuits also get the benefit of this changes. The aim of the project is described in following steps: [login to view URL] using layout+circuit simulation tool( MAGIC+NGSPICE), to make layout of simple gates(inverter, and, nand, or, nor), and do post-layout timing analysis to verify if the delay of the gate is near what you estimated. [login to view URL] use the method of logical effort to work out W/L of all transistors in some combinational circuit (eg. a 4x16 decoder) on paper. Then to actually do the layout, netlist extraction and timing analysis to verify that the delay you estimated using the method is approximately same. 3. To design a sequential circuit. To do timing analysis separately on flip flops and the combinational blocks between them. Estimate setup and hold times, calculate clock time period for correct operation of the circuit. Show correct operation of the circuit in simulation. Example circuit : pipelined multiplier, or datapath of a simple processor with only 4 instructions (add, and, or, not).
ID Proyek: 5537665

Tentang proyek

2 proposal
Proyek remot
Aktif 10 tahun yang lalu

Ingin menghasilkan uang?

Keuntungan menawar di Freelancer

Tentukan anggaran dan garis waktu Anda
Dapatkan bayaran atas pekerjaan Anda
Uraikan proposal Anda
Gratis mendaftar dan menawar pekerjaan
2 freelancer menawar dengan rata-rata $1.450 USD untuk pekerjaan ini
Avatar Pengguna
A proposal has not yet been provided
$1.000 USD dalam 10 hari
4,0 (7 ulasan)
3,9
3,9
Avatar Pengguna
I studied MicroElectronics at MS Myself and am very familiar with circuit design. I have also worked on Digital Design and have a number of coworkers expert in FPGA design. Since the project involves both digital as well as analog analysis, I believe we are able to handle the project.
$1.900 USD dalam 30 hari
5,0 (2 ulasan)
2,4
2,4

Tentang klien

Bendera INDIA
vasco, India
0,0
0
Memverifikasi Metode pembayaran
Anggota sejak Feb 19, 2014

Verifikasi Klien

Terima kasih! Kami telah mengirim Anda email untuk mengklaim kredit gratis Anda.
Anda sesuatu yang salah saat mengirimkan Anda email. Silakan coba lagi.
Pengguna Terdaftar Total Pekerjaan Terpasang
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Memuat pratinjau
Izin diberikan untuk Geolokasi.
Sesi login Anda telah kedaluwarsa dan Anda sudah keluar. Silakan login kembali.